{"id":22191,"date":"2023-11-05T10:08:22","date_gmt":"2023-11-05T10:08:22","guid":{"rendered":"http:\/\/care.ac.in\/engineering\/?p=22191"},"modified":"2023-11-28T04:12:37","modified_gmt":"2023-11-28T04:12:37","slug":"22191","status":"publish","type":"post","link":"https:\/\/care.ac.in\/engineering\/2023\/11\/05\/22191\/","title":{"rendered":"Guest Lecture \u201cASIC Design &amp; Design for Testability\u201d"},"content":{"rendered":"<p style=\"text-align: justify\">\u201c<strong><em>Design-for-Testability (DFT) is a critical element in the design of modern, high-performance digital systems<\/em><\/strong>.\u201d \u2013 Jacob A. Abramovici, electrical engineer and computer scientist, and author of the book Digital Systems Testing and Testable Design.<\/p>\n<p style=\"text-align: justify\"><strong><em>\u201cThe cheapest, fastest, and most reliable components are those that aren&#8217;t there\u201d<\/em><\/strong> \u2013 Dr. V.Nithish Kumar, Associate Professor Grade I, Vellore Institute of Technology, Vellore.<\/p>\n<p style=\"text-align: justify\">Department of Electronics and Communication Engineering organized a guest lecture \u201cASIC Design &amp; Design for Testability\u201d on 04th November, 2023.\u00a0 The guest lecture was given by a well-known expert in the field Dr.V.Nithishkumar, Associate Professor Grade I, Vellore Institute of Technology, Vellore. The lecture covered various topics related ASIC Design Flow and to designing chips for easy testing, including Design for Test (DFT), Scan chains, Built-In Self-Test (BIST), and other related techniques.<\/p>\n<p style=\"text-align: justify\">The lecture began with a comprehensive overview of ASIC design, emphasizing its significance in modern electronics. Dr.V.Nithishkumar explained the fundamental concepts behind ASICs, their applications, and the advantages they offer over other integrated circuit solutions. The guest speaker delved into the ASIC design flow, outlining the key steps involved in taking a concept to a fully functional ASIC. This included specification, design entry, simulation, synthesis, and layout. The resource person provided real-world examples to illustrate each stage of the process, making it more relatable for the students. Dr.V.Nithishkumar discussed the challenges encountered in ASIC design, such as power consumption, area constraints, and performance optimization. The speaker shared insights into how these challenges are addressed in the industry, drawing from their own experiences.<\/p>\n<p style=\"text-align: justify\">A significant portion of the lecture was dedicated to Design for Testability. The resource person explained the importance of DFT in ensuring the manufacturability and reliability of ASICs. Topics covered included scan chains, test points, and other DFT techniques aimed at simplifying the testing process. To provide a practical understanding of the concepts discussed, The resource person presented case studies of actual ASIC design projects. These case studies allowed students to see how theoretical concepts are applied in real-world scenarios, reinforcing the relevance of the lecture content.<\/p>\n<p style=\"text-align: justify\">The guest lecture featured an interactive Q&amp;A session, allowing students to pose questions and seek clarification on various aspects of ASIC design and testability. The resource person addressed each query with patience, offering valuable insights and sharing anecdotes from their professional journey.<\/p>\n<p style=\"text-align: justify\">The guest lecture on ASIC Design and Design for Testability proved to be a valuable addition to our curriculum. Dr.V.Nithishkumar provided a comprehensive overview of ASIC design, shared practical insights, and emphasized the importance of considering testability throughout the design process. This session not only enhanced our understanding of ASIC technology but also inspired us to explore further in this dynamic field. We extend our sincere gratitude to Dr.V.Nithishkumar for sharing their expertise and making this guest lecture a truly enriching experience<\/p>\n<p style=\"text-align: justify\"><img fetchpriority=\"high\" decoding=\"async\" class=\"alignnone wp-image-22189 aligncenter\" src=\"https:\/\/care.ac.in\/engineering\/wp-content\/uploads\/sites\/7\/2023\/11\/VLSI-Guest-Lecture-300x300.jpg\" alt=\"\" width=\"506\" height=\"506\" \/><\/p>\n<p style=\"text-align: justify\"><img decoding=\"async\" class=\"wp-image-22190 aligncenter\" src=\"https:\/\/care.ac.in\/engineering\/wp-content\/uploads\/sites\/7\/2023\/11\/IMG_20231104_155503981_HDR-300x225.jpg\" alt=\"\" width=\"505\" height=\"379\" \/><\/p>\n<p><img decoding=\"async\" class=\" wp-image-22195 aligncenter\" src=\"https:\/\/care.ac.in\/engineering\/wp-content\/uploads\/sites\/7\/2023\/11\/20231104_35547PMByGPSMapCamera-300x225.jpg\" alt=\"\" width=\"509\" height=\"382\" \/><\/p>\n","protected":false},"excerpt":{"rendered":"<p>\u201cDesign-for-Testability (DFT) is a critical element in the design of modern, high-performance digital systems.\u201d \u2013 Jacob A. Abramovici, electrical engineer and computer scientist, and author of the book Digital Systems Testing and Testable Design. \u201cThe cheapest, fastest, and most reliable components are those that aren&#8217;t there\u201d \u2013 Dr. V.Nithish Kumar, Associate Professor Grade I, Vellore [&hellip;]<\/p>\n","protected":false},"author":8,"featured_media":22189,"comment_status":"open","ping_status":"open","sticky":false,"template":"","format":"standard","meta":{"footnotes":""},"categories":[17,18],"tags":[],"post_folder":[],"class_list":["post-22191","post","type-post","status-publish","format-standard","has-post-thumbnail","hentry","category-ece-events","category-engineering-events"],"yoast_head":"<!-- This site is optimized with the Yoast SEO plugin v26.3 - https:\/\/yoast.com\/wordpress\/plugins\/seo\/ -->\n<title>Guest Lecture \u201cASIC Design &amp; Design for Testability\u201d - CARE College of Engineering<\/title>\n<meta name=\"robots\" content=\"index, follow, max-snippet:-1, max-image-preview:large, max-video-preview:-1\" \/>\n<link rel=\"canonical\" href=\"https:\/\/care.ac.in\/engineering\/2023\/11\/05\/22191\/\" \/>\n<meta property=\"og:locale\" content=\"en_US\" \/>\n<meta property=\"og:type\" content=\"article\" \/>\n<meta property=\"og:title\" content=\"Guest Lecture \u201cASIC Design &amp; Design for Testability\u201d - CARE College of Engineering\" \/>\n<meta property=\"og:description\" content=\"\u201cDesign-for-Testability (DFT) is a critical element in the design of modern, high-performance digital systems.\u201d \u2013 Jacob A. Abramovici, electrical engineer and computer scientist, and author of the book Digital Systems Testing and Testable Design. \u201cThe cheapest, fastest, and most reliable components are those that aren&#8217;t there\u201d \u2013 Dr. V.Nithish Kumar, Associate Professor Grade I, Vellore [&hellip;]\" \/>\n<meta property=\"og:url\" content=\"https:\/\/care.ac.in\/engineering\/2023\/11\/05\/22191\/\" \/>\n<meta property=\"og:site_name\" content=\"CARE College of Engineering\" \/>\n<meta property=\"article:published_time\" content=\"2023-11-05T10:08:22+00:00\" \/>\n<meta property=\"article:modified_time\" content=\"2023-11-28T04:12:37+00:00\" \/>\n<meta property=\"og:image\" content=\"https:\/\/care.ac.in\/engineering\/wp-content\/uploads\/sites\/7\/2023\/11\/VLSI-Guest-Lecture-scaled.jpg\" \/>\n\t<meta property=\"og:image:width\" content=\"2560\" \/>\n\t<meta property=\"og:image:height\" content=\"2560\" \/>\n\t<meta property=\"og:image:type\" content=\"image\/jpeg\" \/>\n<meta name=\"author\" content=\"ecedept\" \/>\n<meta name=\"twitter:card\" content=\"summary_large_image\" \/>\n<meta name=\"twitter:label1\" content=\"Written by\" \/>\n\t<meta name=\"twitter:data1\" content=\"ecedept\" \/>\n\t<meta name=\"twitter:label2\" content=\"Est. reading time\" \/>\n\t<meta name=\"twitter:data2\" content=\"2 minutes\" \/>\n<script type=\"application\/ld+json\" class=\"yoast-schema-graph\">{\"@context\":\"https:\/\/schema.org\",\"@graph\":[{\"@type\":\"Article\",\"@id\":\"https:\/\/care.ac.in\/engineering\/2023\/11\/05\/22191\/#article\",\"isPartOf\":{\"@id\":\"https:\/\/care.ac.in\/engineering\/2023\/11\/05\/22191\/\"},\"author\":{\"name\":\"ecedept\",\"@id\":\"https:\/\/care.ac.in\/engineering\/#\/schema\/person\/3fb388e938b714622f9ec8a18ce25ada\"},\"headline\":\"Guest Lecture \u201cASIC Design &amp; Design for Testability\u201d\",\"datePublished\":\"2023-11-05T10:08:22+00:00\",\"dateModified\":\"2023-11-28T04:12:37+00:00\",\"mainEntityOfPage\":{\"@id\":\"https:\/\/care.ac.in\/engineering\/2023\/11\/05\/22191\/\"},\"wordCount\":483,\"commentCount\":0,\"publisher\":{\"@id\":\"https:\/\/care.ac.in\/engineering\/#organization\"},\"image\":{\"@id\":\"https:\/\/care.ac.in\/engineering\/2023\/11\/05\/22191\/#primaryimage\"},\"thumbnailUrl\":\"https:\/\/care.ac.in\/engineering\/wp-content\/uploads\/sites\/7\/2023\/11\/VLSI-Guest-Lecture-scaled.jpg\",\"articleSection\":[\"ECE Events\",\"Engineering Events\"],\"inLanguage\":\"en-US\",\"potentialAction\":[{\"@type\":\"CommentAction\",\"name\":\"Comment\",\"target\":[\"https:\/\/care.ac.in\/engineering\/2023\/11\/05\/22191\/#respond\"]}]},{\"@type\":\"WebPage\",\"@id\":\"https:\/\/care.ac.in\/engineering\/2023\/11\/05\/22191\/\",\"url\":\"https:\/\/care.ac.in\/engineering\/2023\/11\/05\/22191\/\",\"name\":\"Guest Lecture \u201cASIC Design &amp; Design for Testability\u201d - CARE College of Engineering\",\"isPartOf\":{\"@id\":\"https:\/\/care.ac.in\/engineering\/#website\"},\"primaryImageOfPage\":{\"@id\":\"https:\/\/care.ac.in\/engineering\/2023\/11\/05\/22191\/#primaryimage\"},\"image\":{\"@id\":\"https:\/\/care.ac.in\/engineering\/2023\/11\/05\/22191\/#primaryimage\"},\"thumbnailUrl\":\"https:\/\/care.ac.in\/engineering\/wp-content\/uploads\/sites\/7\/2023\/11\/VLSI-Guest-Lecture-scaled.jpg\",\"datePublished\":\"2023-11-05T10:08:22+00:00\",\"dateModified\":\"2023-11-28T04:12:37+00:00\",\"breadcrumb\":{\"@id\":\"https:\/\/care.ac.in\/engineering\/2023\/11\/05\/22191\/#breadcrumb\"},\"inLanguage\":\"en-US\",\"potentialAction\":[{\"@type\":\"ReadAction\",\"target\":[\"https:\/\/care.ac.in\/engineering\/2023\/11\/05\/22191\/\"]}]},{\"@type\":\"ImageObject\",\"inLanguage\":\"en-US\",\"@id\":\"https:\/\/care.ac.in\/engineering\/2023\/11\/05\/22191\/#primaryimage\",\"url\":\"https:\/\/care.ac.in\/engineering\/wp-content\/uploads\/sites\/7\/2023\/11\/VLSI-Guest-Lecture-scaled.jpg\",\"contentUrl\":\"https:\/\/care.ac.in\/engineering\/wp-content\/uploads\/sites\/7\/2023\/11\/VLSI-Guest-Lecture-scaled.jpg\",\"width\":2560,\"height\":2560},{\"@type\":\"BreadcrumbList\",\"@id\":\"https:\/\/care.ac.in\/engineering\/2023\/11\/05\/22191\/#breadcrumb\",\"itemListElement\":[{\"@type\":\"ListItem\",\"position\":1,\"name\":\"Home\",\"item\":\"https:\/\/care.ac.in\/engineering\/\"},{\"@type\":\"ListItem\",\"position\":2,\"name\":\"Guest Lecture \u201cASIC Design &amp; Design for Testability\u201d\"}]},{\"@type\":\"WebSite\",\"@id\":\"https:\/\/care.ac.in\/engineering\/#website\",\"url\":\"https:\/\/care.ac.in\/engineering\/\",\"name\":\"CARE College of Engineering\",\"description\":\"Approved by AICTE | Affiliated to Anna University\",\"publisher\":{\"@id\":\"https:\/\/care.ac.in\/engineering\/#organization\"},\"potentialAction\":[{\"@type\":\"SearchAction\",\"target\":{\"@type\":\"EntryPoint\",\"urlTemplate\":\"https:\/\/care.ac.in\/engineering\/?s={search_term_string}\"},\"query-input\":{\"@type\":\"PropertyValueSpecification\",\"valueRequired\":true,\"valueName\":\"search_term_string\"}}],\"inLanguage\":\"en-US\"},{\"@type\":\"Organization\",\"@id\":\"https:\/\/care.ac.in\/engineering\/#organization\",\"name\":\"CARE College of Engineering\",\"url\":\"https:\/\/care.ac.in\/engineering\/\",\"logo\":{\"@type\":\"ImageObject\",\"inLanguage\":\"en-US\",\"@id\":\"https:\/\/care.ac.in\/engineering\/#\/schema\/logo\/image\/\",\"url\":\"https:\/\/care.ac.in\/engineering\/wp-content\/uploads\/sites\/7\/2025\/02\/cropped-cropped-Engg-College-Full.png\",\"contentUrl\":\"https:\/\/care.ac.in\/engineering\/wp-content\/uploads\/sites\/7\/2025\/02\/cropped-cropped-Engg-College-Full.png\",\"width\":2007,\"height\":707,\"caption\":\"CARE College of Engineering\"},\"image\":{\"@id\":\"https:\/\/care.ac.in\/engineering\/#\/schema\/logo\/image\/\"}},{\"@type\":\"Person\",\"@id\":\"https:\/\/care.ac.in\/engineering\/#\/schema\/person\/3fb388e938b714622f9ec8a18ce25ada\",\"name\":\"ecedept\",\"url\":\"https:\/\/care.ac.in\/engineering\/author\/ecedept\/\"}]}<\/script>\n<!-- \/ Yoast SEO plugin. -->","yoast_head_json":{"title":"Guest Lecture \u201cASIC Design &amp; Design for Testability\u201d - CARE College of Engineering","robots":{"index":"index","follow":"follow","max-snippet":"max-snippet:-1","max-image-preview":"max-image-preview:large","max-video-preview":"max-video-preview:-1"},"canonical":"https:\/\/care.ac.in\/engineering\/2023\/11\/05\/22191\/","og_locale":"en_US","og_type":"article","og_title":"Guest Lecture \u201cASIC Design &amp; Design for Testability\u201d - CARE College of Engineering","og_description":"\u201cDesign-for-Testability (DFT) is a critical element in the design of modern, high-performance digital systems.\u201d \u2013 Jacob A. Abramovici, electrical engineer and computer scientist, and author of the book Digital Systems Testing and Testable Design. \u201cThe cheapest, fastest, and most reliable components are those that aren&#8217;t there\u201d \u2013 Dr. V.Nithish Kumar, Associate Professor Grade I, Vellore [&hellip;]","og_url":"https:\/\/care.ac.in\/engineering\/2023\/11\/05\/22191\/","og_site_name":"CARE College of Engineering","article_published_time":"2023-11-05T10:08:22+00:00","article_modified_time":"2023-11-28T04:12:37+00:00","og_image":[{"width":2560,"height":2560,"url":"https:\/\/care.ac.in\/engineering\/wp-content\/uploads\/sites\/7\/2023\/11\/VLSI-Guest-Lecture-scaled.jpg","type":"image\/jpeg"}],"author":"ecedept","twitter_card":"summary_large_image","twitter_misc":{"Written by":"ecedept","Est. reading time":"2 minutes"},"schema":{"@context":"https:\/\/schema.org","@graph":[{"@type":"Article","@id":"https:\/\/care.ac.in\/engineering\/2023\/11\/05\/22191\/#article","isPartOf":{"@id":"https:\/\/care.ac.in\/engineering\/2023\/11\/05\/22191\/"},"author":{"name":"ecedept","@id":"https:\/\/care.ac.in\/engineering\/#\/schema\/person\/3fb388e938b714622f9ec8a18ce25ada"},"headline":"Guest Lecture \u201cASIC Design &amp; Design for Testability\u201d","datePublished":"2023-11-05T10:08:22+00:00","dateModified":"2023-11-28T04:12:37+00:00","mainEntityOfPage":{"@id":"https:\/\/care.ac.in\/engineering\/2023\/11\/05\/22191\/"},"wordCount":483,"commentCount":0,"publisher":{"@id":"https:\/\/care.ac.in\/engineering\/#organization"},"image":{"@id":"https:\/\/care.ac.in\/engineering\/2023\/11\/05\/22191\/#primaryimage"},"thumbnailUrl":"https:\/\/care.ac.in\/engineering\/wp-content\/uploads\/sites\/7\/2023\/11\/VLSI-Guest-Lecture-scaled.jpg","articleSection":["ECE Events","Engineering Events"],"inLanguage":"en-US","potentialAction":[{"@type":"CommentAction","name":"Comment","target":["https:\/\/care.ac.in\/engineering\/2023\/11\/05\/22191\/#respond"]}]},{"@type":"WebPage","@id":"https:\/\/care.ac.in\/engineering\/2023\/11\/05\/22191\/","url":"https:\/\/care.ac.in\/engineering\/2023\/11\/05\/22191\/","name":"Guest Lecture \u201cASIC Design &amp; Design for Testability\u201d - CARE College of Engineering","isPartOf":{"@id":"https:\/\/care.ac.in\/engineering\/#website"},"primaryImageOfPage":{"@id":"https:\/\/care.ac.in\/engineering\/2023\/11\/05\/22191\/#primaryimage"},"image":{"@id":"https:\/\/care.ac.in\/engineering\/2023\/11\/05\/22191\/#primaryimage"},"thumbnailUrl":"https:\/\/care.ac.in\/engineering\/wp-content\/uploads\/sites\/7\/2023\/11\/VLSI-Guest-Lecture-scaled.jpg","datePublished":"2023-11-05T10:08:22+00:00","dateModified":"2023-11-28T04:12:37+00:00","breadcrumb":{"@id":"https:\/\/care.ac.in\/engineering\/2023\/11\/05\/22191\/#breadcrumb"},"inLanguage":"en-US","potentialAction":[{"@type":"ReadAction","target":["https:\/\/care.ac.in\/engineering\/2023\/11\/05\/22191\/"]}]},{"@type":"ImageObject","inLanguage":"en-US","@id":"https:\/\/care.ac.in\/engineering\/2023\/11\/05\/22191\/#primaryimage","url":"https:\/\/care.ac.in\/engineering\/wp-content\/uploads\/sites\/7\/2023\/11\/VLSI-Guest-Lecture-scaled.jpg","contentUrl":"https:\/\/care.ac.in\/engineering\/wp-content\/uploads\/sites\/7\/2023\/11\/VLSI-Guest-Lecture-scaled.jpg","width":2560,"height":2560},{"@type":"BreadcrumbList","@id":"https:\/\/care.ac.in\/engineering\/2023\/11\/05\/22191\/#breadcrumb","itemListElement":[{"@type":"ListItem","position":1,"name":"Home","item":"https:\/\/care.ac.in\/engineering\/"},{"@type":"ListItem","position":2,"name":"Guest Lecture \u201cASIC Design &amp; Design for Testability\u201d"}]},{"@type":"WebSite","@id":"https:\/\/care.ac.in\/engineering\/#website","url":"https:\/\/care.ac.in\/engineering\/","name":"CARE College of Engineering","description":"Approved by AICTE | Affiliated to Anna University","publisher":{"@id":"https:\/\/care.ac.in\/engineering\/#organization"},"potentialAction":[{"@type":"SearchAction","target":{"@type":"EntryPoint","urlTemplate":"https:\/\/care.ac.in\/engineering\/?s={search_term_string}"},"query-input":{"@type":"PropertyValueSpecification","valueRequired":true,"valueName":"search_term_string"}}],"inLanguage":"en-US"},{"@type":"Organization","@id":"https:\/\/care.ac.in\/engineering\/#organization","name":"CARE College of Engineering","url":"https:\/\/care.ac.in\/engineering\/","logo":{"@type":"ImageObject","inLanguage":"en-US","@id":"https:\/\/care.ac.in\/engineering\/#\/schema\/logo\/image\/","url":"https:\/\/care.ac.in\/engineering\/wp-content\/uploads\/sites\/7\/2025\/02\/cropped-cropped-Engg-College-Full.png","contentUrl":"https:\/\/care.ac.in\/engineering\/wp-content\/uploads\/sites\/7\/2025\/02\/cropped-cropped-Engg-College-Full.png","width":2007,"height":707,"caption":"CARE College of Engineering"},"image":{"@id":"https:\/\/care.ac.in\/engineering\/#\/schema\/logo\/image\/"}},{"@type":"Person","@id":"https:\/\/care.ac.in\/engineering\/#\/schema\/person\/3fb388e938b714622f9ec8a18ce25ada","name":"ecedept","url":"https:\/\/care.ac.in\/engineering\/author\/ecedept\/"}]}},"_links":{"self":[{"href":"https:\/\/care.ac.in\/engineering\/wp-json\/wp\/v2\/posts\/22191","targetHints":{"allow":["GET"]}}],"collection":[{"href":"https:\/\/care.ac.in\/engineering\/wp-json\/wp\/v2\/posts"}],"about":[{"href":"https:\/\/care.ac.in\/engineering\/wp-json\/wp\/v2\/types\/post"}],"author":[{"embeddable":true,"href":"https:\/\/care.ac.in\/engineering\/wp-json\/wp\/v2\/users\/8"}],"replies":[{"embeddable":true,"href":"https:\/\/care.ac.in\/engineering\/wp-json\/wp\/v2\/comments?post=22191"}],"version-history":[{"count":0,"href":"https:\/\/care.ac.in\/engineering\/wp-json\/wp\/v2\/posts\/22191\/revisions"}],"wp:featuredmedia":[{"embeddable":true,"href":"https:\/\/care.ac.in\/engineering\/wp-json\/wp\/v2\/media\/22189"}],"wp:attachment":[{"href":"https:\/\/care.ac.in\/engineering\/wp-json\/wp\/v2\/media?parent=22191"}],"wp:term":[{"taxonomy":"category","embeddable":true,"href":"https:\/\/care.ac.in\/engineering\/wp-json\/wp\/v2\/categories?post=22191"},{"taxonomy":"post_tag","embeddable":true,"href":"https:\/\/care.ac.in\/engineering\/wp-json\/wp\/v2\/tags?post=22191"},{"taxonomy":"post_folder","embeddable":true,"href":"https:\/\/care.ac.in\/engineering\/wp-json\/wp\/v2\/post_folder?post=22191"}],"curies":[{"name":"wp","href":"https:\/\/api.w.org\/{rel}","templated":true}]}}